# 7.6 Faster addition: Carry lookahead

(Original section<sup>1</sup>

The key to speeding up addition is determining the carry in to the high-order bits sooner. There are a variety of schemes to anticipate the carry so that the worst-case scenario is a function of the  $\log_2$  of the number of bits in the adder. These anticipatory signals are faster because they go through fewer gates in sequence, but it takes many more gates to anticipate the proper carry.

A key to understanding fast-carry schemes is to remember that, unlike software, hardware executes in parallel whenever inputs change.

#### Fast carry using "infinite" hardware

As we mentioned earlier, any equation can be represented in two levels of logic. Since the only external inputs are the two operands and the Carryln to the least significant bit of the adder, in theory we could calculate the Carryln values to all the remaining bits of the adder in just two levels of logic.

For example, the CarryIn for bit 2 of the adder is exactly the CarryOut of bit 1, so the formula is

$$CarryIn2 = (b1 \centerdot CarryIn1) + (a1 \centerdot CarryIn1) + (a1 \centerdot b1)$$

Similarly, CarryIn1 is defined as

$$CarryIn1 = (b0 \cdot CarryIn0) + (a0 \cdot CarryIn0) + (a0 \cdot b0)$$

Using the shorter and more traditional abbreviation of ci for Carrylni, we can rewrite the formulas as

$$c2 = (b1 \, \ldotp \, c1) + (a1 \, \ldotp \, c1) + (a1 \, \ldotp \, b1)$$

$$c1 = (b0 \cdot c0) + (a0 \cdot c0) + (a0 \cdot b0)$$

Substituting the definition of c1 for the first equation results in this formula:

$$c2 = (a1 \cdot a0 \cdot b0) + (a1 \cdot a0 \cdot c0) \cdot (a1 \cdot b0 \cdot c0) + (b1 \cdot a0 \cdot b0) + (b1 \cdot a0 \cdot c0) + (b1 \cdot b0 \cdot c0) + (a1 \cdot b1)$$

You can imagine how the equation expands as we get to higher bits in the adder; it grows rapidly with the number of bits. This complexity is reflected in the cost of the hardware for fast carry, making this simple scheme prohibitively expensive for wide adders.

### Fast carry using the first level of abstraction: Propagate and generate

Most fast-carry schemes limit the complexity of the equations to simplify the hardware, while still making substantial speed improvements over ripple carry. One such scheme is a carry-lookahead adder. In COD Chapter 1 (Computer Abstractions and Technology), we said computer systems cope with complexity by using levels of abstraction. A carry-lookahead adder relies on levels of abstraction in its implementation.

Let's factor our original equation as a first step:

$$ci + 1 = (bi \cdot ci) + (ai \cdot ci) + (ai \cdot bi)$$
$$= (ai \cdot bi) + (ai + bi) \cdot ci$$

If we were to rewrite the equation for c2 using this formula, we would see some repeated patterns:

$$c2 = (a1 \cdot b1) + (a1 \cdot b1) \cdot ((a0 \cdot b0) + (a0 + b0) \cdot c0)$$

Note the repeated appearance of  $(ai \cdot bi)$  and (ai + bi) in the formula above. These two important factors are traditionally called *generate* (pi) and *propagate* (pi):

$$gi = ai \cdot bi$$
  
 $pi = ai + bi$ 

Using them to define ci + 1, we get

$$ci + 1 = gi + pi \cdot ci$$

To see where the signals get their names, suppose gi is 1. Then

$$\mathbf{c}i+1=\mathbf{g}i+\mathbf{p}i\cdot\mathbf{c}i=1+\mathbf{p}i\cdot\mathbf{c}i=1$$

That is, the adder generates a CarryOut (ci + 1) independent of the value of CarryIn (ci). Now suppose that gi is 0 and pi is 1. Then

$$\mathbf{c}i+1=\mathbf{g}i+\mathbf{p}i \cdot \mathbf{c}i=0+1 \cdot \mathbf{c}i=\mathbf{c}i$$

That is, the adder *propaga*tes CarryIn to a CarryOut. Putting the two together, CarryIn*i* + 1 is a 1 if either *gi* is 1 or both *pi* is 1 and CarryIn*i* is 1.

As an analogy, imagine a row of dominoes set on edge. The end domino can be tipped over by pushing one far away, provided there are no gaps between the two. Similarly, a carry out can be made true by a generate far away, provided all the propagates between them are true.

Relying on the definitions of propagate and generate as our first level of abstraction, we can express the Carryln signals more economically. Let's show it for 4 bits:

$$\begin{aligned} c1 &= g0 + (p0 \cdot c0) \\ c2 &= g1 + (p1 \cdot g0) + (p1 \cdot p0 \cdot c0) \\ c3 &= g2 + (p2 \cdot g1) + (p2 \cdot p1 \cdot g0) + (p2 \cdot p1 \cdot p0 \cdot c0) \\ c4 &= g3 + (p3 \cdot g2) + (p3 \cdot p2 \cdot g1) + (p3 \cdot p2 \cdot p1 \cdot g0) + (p3 \cdot p2 \cdot p1 \cdot p0 \cdot c0) \end{aligned}$$

These equations just represent common sense: Carrylni is a 1 if some earlier adder generates a carry and all intermediary adders propagate a carry. The figure below uses plumbing to try to explain carry lookahead.

Figure 7.6.1: A plumbing analogy for carry lookahead for 1 bit, 2 bits, and 4 bits using water pipes and valves (COD Figure A.6.1).

The wrenches are turned to open and close valves. Water is shown in color. The output of the pipe (ci+1) will be full if either the nearest generate value (gi) is turned on or if the i propagate value (pi) is on and there is water further upstream, either from an earlier generate or a propagate with water behind it. Carryln (c0) can result in a carry out without the help of any generates, but with the help of all propagates.



Even this simplified form leads to large to large equations and, hence, considerable logic even for a 16-bit adder. Let's try moving to two levels of abstraction.

# Fast carry using the second level of abstraction

First, we consider this 4-bit adder with its carry-lookahead logic as a single building block. If we connect them in ripple carry fashion to form a 16-bit adder, the add will be faster than the original with a little more hardware.

To go faster, we'll need carry lookahead at a higher level. To perform carry look ahead for 4-bit adders, we need to propagate and generate signals at this higher level. Here they are for the four 4-bit adder blocks:

This is, the "super" propagate signal for the 4-bit abstraction (Pi) is true only if each of the bits in the group will propagate a carry.

For the "super" generate signal (Gi), we care only if there is a carry out of the most significant bit of the 4-bit group. This obviously occurs if generate is true for that most significant bit; it also occurs if an earlier generate is true and all the intermediate propagates, including that of the most significant bit, are also true:

$$\begin{aligned} &G0 = g3 + (p3 \cdot g2) + (p3 \cdot p2 \cdot g1) + (p3 \cdot p2 \cdot p1 \cdot g0) \\ &G1 = g7 + (p7 \cdot g6) + (p7 \cdot p6 \cdot g5) + (p7 \cdot p6 \cdot p5 \cdot g4) \\ &G2 = g11 + (p11 \cdot g10) + (p11 \cdot p10 \cdot g9) + (p11 \cdot p10 \cdot p9 \cdot g8) \\ &G3 = g15 + (p15 \cdot g14) + (p15 \cdot g14 \cdot g13) + (p15 \cdot p14 \cdot p13 \cdot g12) \end{aligned}$$

The figure below updates our plumbing analogy to show P0 and G0.

Figure 7.6.2: A plumbing analogy for the next-level carry-lookahead signals P0 and G0 (COD Figure A.6.2).

P0 is open only if all four propagates (pi) are open, while water flows in G0 only if at least one generate (gi) is open and all the propagates downstream from that generate are open.



Then the equations at this higher level of abstraction for the carry in for each 4-bit group of the 16-bit adder (C1, C2, C3, C4 in the figure below) are very similar to the carry out equations for each bit of the 4-bit adder (c1, c2, c3, c4):

$$\begin{split} &C1 = G0 + (P0 \cdot c0) \\ &C2 = G1 + (P1 \cdot G0) + (P1 \cdot P0 \cdot c0) \\ &C3 = G2 + (P2 \cdot G1) + (P2 \cdot P1 \cdot G0) + (P2 \cdot P1 \cdot P0 \cdot c0) \\ &C4 = G3 + (P3 \cdot G2) + (P3 \cdot P2 \cdot G1) + (P3 \cdot P2 \cdot P1 \cdot G0) + (P3 \cdot P2 \cdot P1 \cdot P0 \cdot c0) \end{split}$$

Figure 7.6.3: Four 4-bit ALUs using carry lookahead to form a 16-bit adder (COD Figure A.6.3).

Note that the carries come from the carry-lookahead unit, not from the 4-bit ALUs.



The figure above shows 4-bit adders connected with such a carry-lookahead unit. The exercises explore the speed differences between these carry schemes, different notations for multibit propagate and generate signals, and the design of a 64-bit adder.

Example 7.6.1: Both levels of the propagate and generate.

Determine the gi, pi, Pi, and Gi values of these two 16-bit numbers:

a: 0001 1010 0011 0011 $_{\rm two}$ b: 1110 0101 1110 1011 $_{\rm two}$ 

Also, what is CarryOut15 (C4)?

#### Answer

Aligning the bits makes it easy to see the values of generate gi (ai • bi) and propagate pi (ai + bi):

a: 0001 1010 0011 0011 b: 1110 0101 1110 1011 gi: 0000 0000 0010 0011 pi: 1111 1111 1111 1011

where the bits are numbered 15 to 0 from left to right. Next, the "super" propagates (P3, P2, P1, P0) are simply the AND of the lower-level propagates:

The "super" generates are more complex, so use the following equations:

$$\begin{aligned} & \text{G0} = \text{g3} + (\text{p3} \cdot \text{g2}) + (\text{p3} \cdot \text{p2} \cdot \text{g1}) + (\text{p3} \cdot \text{p2} \cdot \text{p1} \cdot \text{g0}) \\ & = 0 + (1 \cdot 0) + (1 \cdot 0 \cdot 1) + (1 \cdot 0 \cdot 1 \cdot 1) \\ & = 0 + 0 + 0 + 0 \\ & = 0 \\ & \text{G1} = \text{g7} + (\text{p7} \cdot \text{g6}) + (\text{p7} \cdot \text{p6} \cdot \text{g5}) + (\text{p7} \cdot \text{p6} \cdot \text{p5} \cdot \text{g4}) \\ & = 0 + (1 \cdot 0) + (1 \cdot 1 \cdot 1) + (1 \cdot 1 \cdot 1 \cdot 0) \\ & = 0 + 0 + 1 + 0 \\ & = 1 \\ & \text{G2} = \text{g11} + (\text{p11} \cdot \text{g10}) + (\text{p11} \cdot \text{p10} \cdot \text{g9}) + (\text{p11} \cdot \text{p10} \cdot \text{p9} \cdot \text{g8}) \\ & = 0 + (1 \cdot 0) + (1 \cdot 1 \cdot 0) + (1 \cdot 1 \cdot 1 \cdot 0) \\ & = 0 + 0 + 0 + 0 \\ & = 0 \\ & \text{G3} = \text{g15} + (\text{p15} \cdot \text{g14}) + (\text{p15} \cdot \text{p14} \cdot \text{g13}) + (\text{p15} \cdot \text{p14} \cdot \text{p13} \cdot \text{g12}) \\ & = 0 + (1 \cdot 0) + (1 \cdot 1 \cdot 0) + (1 \cdot 1 \cdot 1 \cdot 0) \\ & = 0 + 0 + 0 + 0 \\ & = 0 \end{aligned}$$

Finally, CarryOut15 is

$$\begin{aligned} & \text{C4} = \text{G3} + (\text{P3} \cdot \text{G2}) + (\text{P3} \cdot \text{P2} \cdot \text{G1}) + (\text{P3} \cdot \text{P2} \cdot \text{P1} \cdot \text{G0}) + (\text{P3} \cdot \text{P2} \cdot \text{P1} \cdot \text{P0} \cdot \text{c0}) \\ & = 0 + (1 \cdot 0) + (1 \cdot 1 \cdot 1) + (1 \cdot 1 \cdot 1 \cdot 0) + (1 \cdot 1 \cdot 1 \cdot 0 \cdot 0) \\ & = 0 + 0 + 1 + 0 + 0 \\ & = 1 \end{aligned}$$

Hence, there  $\emph{is}$  a carry out when adding these two 16-bit numbers.

The reason carry lookahead can make carries faster is that all logic begins evaluating the moment the clock cycle begins, and the result will not change once the output of each gate stops changing. By taking the shortcut of going through fewer gates to send the carry in signal, the output of the gates will stop changing sooner, and hence the time for the adder can be less.

To appreciate the importance of carry lookahead, we need to calculate the relative performance between it and ripple carry adders.

# Example 7.6.2: Speed of ripple carry versus carry lookahead.

One simple way to model time for logic is to assume each AND or OR gate takes the same time for a signal to pass through it. Time is estimated by simply counting the number of gates along the path through a piece of logic. Compare the number of *gate delays* for paths of two 16-bit adders, one using ripple carry and one using two-level carry lookahead.

#### Answer

COD Figure A.5.5 (Adder hardware for the CarryOut signal) shows that the carry out signal takes two gate delays per bit. Then the number of gate delays between a carry in to the least significant bit and the carry out of the most significant is  $32 \times 2 = 64$ .

For carry lookahead, the carry out of the most significant bit is just C4, defined in the example. It takes two levels of logic to specify C4 in terms of Pi and Gi (the OR of several AND terms). Pi is specified in one level of logic (AND) using pi, and Gi is specified in two levels using pi and gi, so the worst case for this next level of abstraction is two levels of logic. pi and gi are each one level of logic, defined in terms of ai and bi. If we assume one gate delay for each level of logic in these equations, the worst case is 2 + 2 + 1 = 5 gate delays.

Hence, for the path from carry in to carry out, the 16-bit addition by a carry-lookahead adder is six times faster, using this very simple estimate of hardware speed.

#### Summary

Carry lookahead offers a faster path than waiting for the carries to ripple through all 32 1-bit adders. This faster path is paved by two signals, generate and propagate. The former creates a carry regardless of the carry input, and the latter passes a carry along. Carry lookahead also gives another example of how abstraction is important in computer design to cope with complexity.

PARTICIPATION 7.6.1: Check yourself: Carry ripple and carry lookahead adder speeds. ACTIVITY 1) Using the simple estimate of hardware speed above with gate delays, what is the relative performance of a ripple carry 8-bit add versus a 64-bit add using carry-lookahead logic? O A 64-bit carry-lookahead adder is three times faster: 8-bit adds are 16 gate delays and 64-bit adds are 7 gate delays. O They are about the same speed, since 64-bit adds need more levels of logic in the 16-bit adder. O 8-bit adds are faster than 64 bits, even with carry lookahead.

# Elaboration

We have now accounted for all but one of the arithmetic and logical operations for the core LEGV8 instruction set: the ALU in COD Figure A.5.14 (The symbol commonly used to represent an ALU) omits support of shift instructions. It would be possible to widen the ALU multiplexor to include a left shift by 1 bit or a right shift by 1 bit. But hardware designers have created a circuit called a barrel shifter, which can shift from 1 to 63 bits in no more time than it takes to add two 64-bit numbers, so shifting is normally done outside the ALU.

### Elaboration

The logic equation for the Sum output of the full adder can be expressed more simply by using a more powerful gate than AND and OR. An exclusive OR gate is true if the two operands disagree; that is,

$$x \neq y \Rightarrow 1 \text{ and } x == y \Rightarrow 0$$

In some technologies, exclusive OR is more efficient than two levels of AND and OR gates. Using the symbol  $\oplus$  to represent exclusive OR, here is the new equation:

### $\mathbf{Sum} = \mathbf{a} \oplus \mathbf{b} \oplus \mathbf{CarryIn}$

Also, we have drawn the ALU the traditional way, using gates. Computers are designed today in CMOS transistors, which are basically switches. CMOS ALU and barrel shifters take advantage of these switches and have many fewer multiplexors than shown in our designs, but the design principles are similar.

#### Elaboration

Using lowercase and uppercase to distinguish the hierarchy of generate and propagate symbols break down when you have more than two levels. An alternate notation that scales is  $g_{i,j}$  and  $p_{i,j}$  for the generate and propagate signals for bits i to j. Thus,  $g_{1,1}$  is generated for bit 1,  $g_{4,1}$  is for bits 4 to 1, and  $g_{16,1}$  is for bits 16 to 1.

(\*1) This section is in original form.

Provide feedback on this section